Bitte benutzen Sie diese Kennung, um auf die Ressource zu verweisen: http://bibdigital.epn.edu.ec/handle/15000/3705
Titel: All digital timing recovery and FPGA implementation
Autor(en): Arévalo Bermeo, Germán Vicente
Cárdenas López, Daniel Felipe
Stichwörter: DSP
INTERFACES (COMPUTADORES)
Erscheinungsdatum: Nov-2010
Zusammenfassung: Clock and data recovery CDR is an important subsystem of every communication device since the receiver must recover the exact transmitter’s clock information usually coded into the incoming stream. Some analogue techniques for CDR have been developed based on PLL theory employing an external VCO. However, sometimes external components could be cumbersome when interfacing them with the digital core (FPGA, DSP) already present in the device. Thus, the digital core is also used to carry out the timing recovery task by all-digital techniques i.e. without an external VCO. This article will describe an all-digital timing recovery subsystem using digital techniques implemented on a FPGA
URI: http://bibdigital.epn.edu.ec/handle/15000/3705
Art: Article
Enthalten in den Sammlungen:2010 Memorias de las XXIII Jornadas en Ingeniería Eléctrica y Electrónica (2010 J - FIEE)

Dateien zu dieser Ressource:
Datei Beschreibung GrößeFormat 
2010AJIEE-40.pdf165,97 kBAdobe PDFÖffnen/Anzeigen


Alle Ressourcen in diesem Repository sind urheberrechtlich geschützt.